#### **uPOWER ISA MANUAL**

ISA Version 0.1, January 2020 For use in CS250, NITK, Surathkal

uPOWER ISA is a (very small) subset of the POWER ISA v3.0. It is a 64bit ISA. All registers are 64 bits (numbered 0 (MSB) to 63 (LSB)).

The basic classes of instructions are as follows: Arithmetic and Logical Instructions, Data transfer Instructions, Compare and Branch instructions, Shift/Rotate Instructions. uPOWER ISA contains only integer instructions. Most ALU instructions operate on byte, half-word, word, and doubleword, operands from the general purpose registers. The uPower ISA uses instructions that are four bytes long and word-aligned. A set of 32 General Purpose Registers (GPRs), each of 64bits are available (Fig. 2). Signed integers are represented in two's complement form. There are no computational instructions that modify elements in memory. To use an operand from memory in a computation and then modify the same or another memory location, the contents of the storage operand must be loaded into a register, modified, and then stored back to the target location. Hence, uPower may be called a Load-Store ISA. Fig. 1 is a logical representation of instruction processing.



uPower ISA includes the following special registers (Fig. 2):

- 1. Link Register (LR) 64 bits. Holds the return address after the function call instruction (bl).
- 2. Condition Register (CR) 32 bits. CR is updated by compare instructions. CR tracks the result of the compare for later use by the conditional branch instructions. CR has eight 4-bit fields: CR0 (bits 32 ... 35) ... CR7 (bits 60 ... 63). Use CR7 in uPOWER.

Example usage of the CR. Consider the following code segment.

cmpwi 7, 9, 4 # compare (9) and (4). update CR7 (check cmp, cmpi)

bne 7, Loop # if CR7 indicates non-equal, branch to label "Loop" (check instructions cmp, cmpi)

3. Special Register R0 (SRR0): stores the NIA after the System call instruction (sc).

#### REGISTER NAME, NUMBER, USE, CALL CONVENTION

R0, R1, ..., R31 are General Purpose Registers. RA, RB, RS, RT - refer to one of the GPR.

R0 - Register 0. Implicit output operand for cmp family. R0 is used to store the System Call number.

R2 - Global Offset Table Pointer

R3 onwards - Inputs to System call

CIA: Current Instruction Address, which is the 64-bit address of the instruction being described by a sequence of RTL. Used by relative branches to set the Next Instruction Address (NIA), and by Branch instructions with LK=1 to set the Link Register. Does not correspond to any architected register. The CIA is sometimes referred to as the Program Counter (PC).

NIA: Next Instruction Address, which is the 64-bit address of the next instruction to be executed.

SRR0: Special Register R0. Contains the return address after system call is serviced. Used for nothing else now.

## **INSTRUCTION FORMATS**

All instructions are 32 bits large. Bits are numbers 0 to 31. The instruction formats are shown below.

| Format | Binary Encoding                                                                                                                                   | Format | Binary Encoding                                                                                                                                   |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Х      | PO         RS         RA         RB         XO         Rc           0         6         11         16         21         31                       | ХО     | PO         RT         RA         RB         OE         XO         Rc           0         6         11         16         21         22         31 |
| XS     | PO         RS         RA         sh         XO         sh         Rc           0         6         11         16         21         30         31 |        |                                                                                                                                                   |
| D      | PO RT RA SI 16                                                                                                                                    | DS     | PO         RT         RA         DS         XO           0         6         11         16         30                                             |
| М      | PO         RS         RA         SH         MB         ME         Rc           0         6         11         16         21         26         31 |        |                                                                                                                                                   |
| В      | PO BO BI BD AA LK 30 31                                                                                                                           | I      | PO LI AA LK 30 31                                                                                                                                 |

# **Instruction Fields**

| Field           | Description                                                                                                                                                                                 | Field | Description                                                                                                                                 |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| РО              | Primary Opcode<br>Formats: All                                                                                                                                                              |       | Absolute Address flag. Indicates if the address in the BD/LI fields is a relative filed (AA=0) or an absolute address (AA=1). Formats: B, I |  |
| RS/RT/RA/<br>RB | RA: GPR as a source or as a target. Formats: D, DS, M, X, XO, XS RB: GPR to be used as a source. Formats: M, X, XO RS: GPR to be used as a source. Formats: RT: GPR to be used as a target. | SH    | Shift Amount. Formats: M, X                                                                                                                 |  |
| хо              | Extended Opcode                                                                                                                                                                             | sh    | Fields that are concatenated to specify a shift amount. Formats: XS                                                                         |  |

| Rc | Record bit.                                                                                                                                                                        |    |                                                                                                                                                                                   |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| МВ | Field used in M-form instructions to specify the first 1-bit of a 64-bit mask, as described in Section 3.3.14, "Fixed-Point Rotate and Shift Instructions" on page 100. Formats: M | ME | Field used in M-form instructions to specify the last 1-bit of a 64-bit mask, as described in Section 3.3.14, "Fixed-Point Rotate and Shift Instructions" on page 100. Formats: M |
| SI | Signed integer immediate field.                                                                                                                                                    |    |                                                                                                                                                                                   |
| ВО | Field used to specify options for the Branch Conditional instructions. Formats: B                                                                                                  | ВІ | Field used to specify a bit in the CR to be tested by a Branch Conditional instruction. Formats: B                                                                                |
| BD | Branch Displacement. Signed 2's complement branch displacement concatenated on the right with 0b00 and sign-extended to 64 bits. Formats: B                                        |    |                                                                                                                                                                                   |

## **uPOWER INSTRUCTION SET**

|   | Table: All ir       | Table: All instructions of the uPOWER ISA |                                                                        |                                                                                                                                                                                                   |                           |                                                   |
|---|---------------------|-------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------|
|   | Instruction         | Mnemonic &<br>Usage                       | Meaning                                                                | Comment                                                                                                                                                                                           | Instructi<br>on<br>Format | Binary Instruction<br>Fields<br>OP/OE/Rc/XO/AA/LK |
|   | Arithmetic          | Instructions                              |                                                                        |                                                                                                                                                                                                   |                           |                                                   |
| 1 | add                 | add<br>RT,RA,RB                           | RT = (RA) + (RB)                                                       | The sum (RA 0) + (SI    0x0000) is placed into register                                                                                                                                           | ХО                        | 31/0/0/266/-/-                                    |
| 2 | add<br>immediate    | addi<br>RT,RA,SI                          | if RA = 0 then RT = EXTS(SI)<br>else RT = (RA) + EXTS(SI)              | The sum (RA 0) + SI is placed into register RT.                                                                                                                                                   | D                         | 14/-/-/-                                          |
| 3 | Immadiata           |                                           | if RA = 0 then RT = EXTS(SI)<br>else RT = (RA) + EXTS(SI    160)       | The sum (RA 0) + (SI    0x0000) is placed into register RT                                                                                                                                        | D                         | 15/-/-/-                                          |
| 4 | And                 | and<br>RA.RS,RB                           | RA = RS and RB                                                         | The contents of register RS are ANDed with the contents of register RB and the result is placed into register RA.                                                                                 | Х                         | 31///28//                                         |
| 5 | And immediat e      | andi<br>RA,RS,UI                          | RA←(RS)&( <sup>48</sup> 0    UI)                                       | The contents of register RS are ANDed with <sup>48</sup> 0    UI and the result is placed into register RA.                                                                                       | D                         | 28///                                             |
| 6 | Extend<br>Sign Word | extsw RA, RS                              | $s = (RS)_{32}$<br>$RA_{32:63} = RS_{32:63}$<br>$RA_{0:31} = {}^{32}s$ | $(RS)_{32:63}$ are placed into $RA_{32:63}$ . $RA_{0:31}$ are filled with a copy of $(RS)_{32}$ .                                                                                                 | X                         | 31/0/986/-/-                                      |
| 7 | Nand                | nand<br>RA,RS,RB                          | RA = ¬((RS) & (RB))                                                    | The contents of register RS are ANDed with the contents of register RB and the complemented result is placed into register RA. nand or nor with RS=RB can be used to obtain the one's complement. | X                         | 31/0/-/476/-/0                                    |

| 8  | OR                      | or<br>RA,RS,RB   | RA←(RS)   (RB)                                                                        | The contents of register RS are ORed with the contents of register RB and the result is placed into register RA. Extends: mr                                           | х  | 31/0/-/444/-/0 |
|----|-------------------------|------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------|
| 9  | Or<br>Immediate         | ori RA,RS,UI     | RA = (RS)   ( 0    UI)                                                                | The contents of register RS are ORed with 48 0    UI and the result is placed into register RA. The preferred "no-op" (an instruction that does nothing) ls: ori 0,0,0 | D  | 24/-/-/-       |
| 10 | Subtract<br>from        | subf<br>RT,RA,RB | RT = ¬ (RA) + (RB) + 1                                                                | RT ← RB - RA                                                                                                                                                           | хо | 31/0/0/40/-/-  |
| 11 | Exclusiv<br>e or        | xor RA RS<br>RB  | RA = RS xor RB                                                                        | The contents of register RS are XORed with the contents of register RB and the result is placed into register RA.                                                      | Х  | 31/0/-/316/-/  |
| 12 | Exclusive or immediate  | xori<br>RA,RS,UI | RA=(RS) XOR ( <sup>48</sup> 0  UI)                                                    | Contents of register RS are XORed with 480  UI and the result is placed into register RA.  NOP is xori 0,0,0                                                           | D  | 26/-/-/-       |
|    |                         |                  |                                                                                       | Data transfer                                                                                                                                                          |    |                |
| 13 | Load<br>doublewor<br>d  | ld<br>RT,DS(RA)  | if RA = 0 then b = 0<br>else b = (RA)<br>EA = b + EXTS(DS    0b00)<br>RT = MEM(EA, 8) | EA is the sum (RA 0) + (DS  0b00). The doubleword in storage addressed by EA is loaded into RT.                                                                        | DS | 58/-/-/0/-/-   |
| 14 | Load word<br>& zero     | lwz<br>RT,D(RA)  | if RA = 0 then b = 0<br>else b = (RA)<br>EA = b + EXTS(D)<br>RT = 320    MEM(EA, 4)   | EA is sum (RA 0)+ D. The word in storage addressed by EA is loaded into RT <sub>32:63</sub> . RT <sub>0:31</sub> are set to 0.                                         | D  | 32///          |
| 15 | Store<br>doublewor<br>d | std<br>RS,DS(RA) | if RA = 0 then b = 0<br>else b = (RA)<br>EA = b + EXTS(DS    0b00)                    | EA is the sum (RA 0)+ (DS  0b00). (RS) is stored into the doubleword in storage addressed by EA.                                                                       | DS | 62///0//       |

|    |                               |                   | MEM(EA, 8) = (RS)                                                                                                 |                                                                                                                                                                                                  |   |       |
|----|-------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|
| 16 | Store<br>word                 | stw<br>RS,D(RA)   | if RA = 0 then b = 0<br>else b = (RA)<br>EA = b + EXTS(D)<br>MEM(EA, 4) = (RS) <sub>32:63</sub>                   | EA is the sum (RA 0)+ D. (RS) <sub>32:63</sub> are stored into the word in storage addressed by EA.                                                                                              | D | 36/// |
| 17 | Store<br>Word with<br>Update  | stwu RS,<br>D(RA) | EA = (RA) + EXTS(D)<br>MEM(EA, 4) = (RS) <sub>32:63</sub><br>RA = EA                                              | The EA is the sum (RA) + D. $(RS)_{32:63}$ are stored into the word in storage addressed by EA. EA is placed into register RA. If RA=0, the instruction form is invalid.                         | D | 37/// |
| 18 | Load<br>halfword              | lhz<br>RT,D(RA)   | if RA = 0 then b = 0<br>else b = (RA)<br>EA = b + EXTS(D)<br>RT = 0    MEM(EA, 2)                                 | EA is the sum (RA 0) + D. The halfword in storage addressed by EA is loaded into RT <sub>48:63</sub> (Least significant half word). RT <sub>0:47</sub> are set to 0.                             | D | 40/// |
| 19 | Load<br>Halfword<br>Algebraic | lha<br>RT,D(RA)   | if RA = 0 then b $\leftarrow$ 0<br>else b $\leftarrow$ (RA)<br>b + EXTS(D)<br>EA $\leftarrow$<br>EXTS(MEM(EA, 2)) | EA is the sum (RA 0) + D. The halfword in storage addressed by EA is loaded into $RT_{48:63}$ (Least significant half word). $RT_{0:47}$ are filled with a copy of bit 0 of the loaded halfword. | D | 42/// |
| 20 | Store<br>halfword             | sth<br>RS,D(RA)   | if RA = 0 then b = 0<br>else b = (RA)<br>EA = b + EXTS(D)<br>MEM(EA,2)= (RS) <sub>48:63</sub>                     | EA is the sum (RA 0)+ D. (RS) <sub>48:63</sub> are stored into the halfword in storage addressed by EA.                                                                                          | D | 44/// |
| 21 | Load byte and zero            | lbz<br>RT,D(RA)   | if RA = 0 then b = 0<br>else b = (RA)<br>EA = b + EXTS(D)<br>RT = 0    MEM(EA, 1)                                 | EA is the sum (RA 0) + D. The byte in storage addressed by EA is loaded into $RT_{56:63}$ . $RT_{0:55}$ are set to 0.                                                                            | D | 34/// |
| 22 | Store byte                    | stb<br>RS,D(RA)   | if RA = 0 then b = 0<br>else b = (RA)<br>EA = b + EXTS(D)<br>MEM(EA, 1) = (RS) 56:63                              | EA is the sum (RA 0)+ D. (RS) <sub>56:63</sub> are stored into the byte in storage addressed by EA.                                                                                              | D | 38/// |
|    |                               |                   |                                                                                                                   | Shift/ Rotate                                                                                                                                                                                    |   |       |

| 2 | 8                                                         |                              |                                                                                                                                                                                                                                  | Control Statements                                                                                                                                                                                                                                                                                                    | Control Statements |                |  |  |  |  |
|---|-----------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------|--|--|--|--|
|   | Shift right arithmetic immediate                          | sradi RA,<br>RS, SH          | $n \leftarrow sh_5 \mid\mid sh_{0:4}$<br>$r \leftarrow ROTL_{64}((RS),64-n)$<br>$m \leftarrow MASK(n, 63)$<br>$s \leftarrow (RS)_0$<br>$RA \leftarrow r\&m (^{64}s)\&¬m$                                                         | RS are shifted right SH bits. Bits shifted out of position 63 are lost. Bit 0 of RS is replicated to fill the vacated positions on the left. The result is placed into RA.                                                                                                                                            | xs                 | 31/-/0/413/-/- |  |  |  |  |
| 2 | Shift Right<br>Algebraic<br>Doublewo<br>rd                | srad RA, RS,<br>RB           | $n \leftarrow (RB)_{58:63}$<br>$r \leftarrow ROTL_{64}((RS),64-n)$<br>$if(RB)_{57} = 0$ then<br>$m \leftarrow MASK(n, 63)$<br>$else \ m \leftarrow {}^{64}0$<br>$s \leftarrow (RS)_0$<br>$RA \leftarrow r\&m (^{64}s) \& \lnotm$ | Contents of register RS are shifted right. Shift amount = low-order seven bits of GPR RB. Bits shifted out of position 63 are lost. Bit 0 of RS is replicated to fill the vacated positions on the left. The result is placed into RA. Shift amounts from 64 to 127 give a result of 64 sign bits in GRP RA.          | Х                  | 31/-/0/794/-/- |  |  |  |  |
| 2 | Shift Right Doublewo                                      | srd RA, RS,<br>RB            | $n \leftarrow (RB)_{58:63}$<br>$r \leftarrow ROTL_{64}((RS),64-n)$<br>if $(RB)_{57} = 0$ then<br>$m \leftarrow MASK(n, 63)$<br>else $m \leftarrow ^{64}0$<br>$RA \leftarrow r \& m$                                              | Contents of register RS are shifted right the number of bits specified by (RB) <sub>57:63</sub> . Bits shifted out of position 63 are lost. Zeros are supplied to the vacated positions on the left. The result is placed into register RA. Shift amounts from 64 to 127 give a zero result.                          | X                  | 31/-/0/539/-/- |  |  |  |  |
| 2 | Shift Left Doublewo                                       | sld RA, RS,<br>RB            | $n \leftarrow (RB)_{58:63}$ $r \leftarrow ROTL_{64}((RS), n)$ if $(RB)_{57} = 0$ then $m \leftarrow MASK(0, 63-n)$ else $m \leftarrow ^{64}0$ $RA \leftarrow r \& m$                                                             | Contents of register RS are shifted left the number of bits specified by (RB) <sub>57:63</sub> (least significant 7 bits). Bits shifted out of position 0 are lost. Zeros are supplied to the vacated positions on the right. The result is placed into register RA. Shift amounts from 64 to 127 give a zero result. | Х                  | 31/-/0/27/-/-  |  |  |  |  |
| 2 | Rotate<br>Left Word<br>Immediate<br>then AND<br>with Mask | rlwinm<br>RA,RS,SH,M<br>B,ME | n ← SH<br>r ← ROTL <sub>32</sub> ((RS) <sub>32:63</sub> , n)<br>m ← MASK(MB+32, ME+32)<br>RA ← r & m                                                                                                                             | The contents of register RS are rotated 32 left SH bits. A mask is generated having 1-bits from bit MB+32 through bit ME+32 and 0-bits elsewhere. The rotated data are ANDed with the generated mask and the result is placed into register RA.                                                                       | М                  | 21/-/0/-/-     |  |  |  |  |

| 29 | Unconditi<br>onal<br>Branch                               | b LI (AA=0)<br>(Relative<br>Addressing)<br>ba LI (AA=1)<br>(Absolute<br>Addressing) | if AA then NIA = EXTS(LI   <br>0b00)<br>else NIA = CIA + EXTS(LI   <br>0b00)<br>if LK then LR = CIA + 4 | NIA is calculated using the 24b LI field.  If AA=1, then NIA is absolute If AA=0, then NIA ← EXTS(LI    0b00) + CIA High-order 32 bits of the branch target address set to 0 in 32-bit mode.  If AA=1, then NIA ← EXTS(LI    0b00) High-order 32 bits of the branch target address set to 0 in 32-bit mode.                        | 1  | 18/-/-/AA/0  |
|----|-----------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------|
| 30 | Function<br>Call                                          | bl Ll                                                                               | AA=0, LK=1<br>NIA = CIA + EXTS(LI    0b00)<br>LR = CIA + 4                                              | Unconditional Jump and link. Stores CIA in the Link Register. High-order 32 bits of the branch target address set to 0 in 32-bit mode.                                                                                                                                                                                             | I  | 18/-/-/0/1   |
| 31 | Function<br>Return<br>(See bclr<br>pseudoins<br>truction) | bclr                                                                                | BH=00<br>BO=1z1zz<br>LK=0<br>NIA ← <sub>iea</sub> LR <sub>0:61</sub>    0b00                            | BH=00 - Instruction is subroutine return BO=1z1zz (z bit is ignored) - Branch always Branch Conditional to Link Register. LR <sub>0:61</sub>    0b00. Uses return address contained in the Link Register. The instruction is a subroutine return.                                                                                  | XL | 19/-/-/-/0   |
| 32 | Branch<br>conditiona<br>I Relative                        | bc<br>BO,BI,target<br>_addr                                                         | NIA ← <sub>iea</sub> CIA + EXTS(BD   <br>0b00)                                                          | BO is ignored in uPOWER.  Use only CR7 (bits 60 63) for uPOWER.  BI+32 specifies the Condition Register bit to be tested.  BI = 28 to for greater than. Check if bit 60 is ON.  BI = 29 to for less than. Check if bit 61 is ON.  BI = 30 to for equal to. Check if bit 62 is ON.  target_addr specifies the branch target address | В  | 19/-/-/-/0/0 |

| 33 | Branch<br>conditiona<br>I Absolute | bca<br>BO,BI,target<br>_addr | NIA ← <sub>iea</sub> EXTS(BD    0b00)                                                                                                                               | BO is ignored in uPOWER.  Use only CR7 (bits 60 63) for uPOWER.  BI+32 specifies the Condition Register bit to be tested.  BI = 28 to for greater than. Check if bit 60 is ON.  BI = 29 to for less than. Check if bit 61 is ON.  BI = 30 to for equal to. Check if bit 62 is ON.  target_addr specifies the branch target address | В  | 19/-/-/1/0          |
|----|------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------|
|    | Compare Instructions               |                              |                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                    |    |                     |
| 34 | Compare                            | •                            | a = (RA); b = (RB)<br>if a < b then c = 0b1000<br>else if a>b then c = 0b0100<br>else c = 0b0010<br>CR <sub>60:63</sub> = c                                         | Use BF = 7. Use CR7 in uPOWER.  The contents of register RA are compared with the contents of register RB treating the operands as signed integers. The result of the comparison is placed into CR field BF.                                                                                                                       | Х  | 31/-/-/0/-/-<br>L=1 |
| 35 | Compare<br>Immediate               | cmpi<br>BF,L,RA,SI           | $a \leftarrow (RA)$ If a < EXTS(SI) then $c \leftarrow 0b1000$ else if a > EXTS(SI) then $c \leftarrow 0b0100$ else $c \leftarrow 0b0010$ $CR_{60:63} \leftarrow c$ | Use BF = 7. Use CR7 in uPOWER.  (RA) is compared with the sign-extended value of the SI field, treating the operands as signed integers. The result of the comparison is placed into CR field BF.  Extended: cmpdi, cmpwi                                                                                                          | D  | 11/-/-/-<br>L=1     |
| 36 | System<br>Call                     | sc LEV                       | SRR0 ← <sub>iea</sub> CIA+4<br>NIA ←<br>0x0000_0000_0000_0C00                                                                                                       | The effective address of the instruction following the System Call instruction is placed into SRR0. The next instruction to be fetched from effective address 0x0000_0000_0000_0C00.                                                                                                                                               | SC | 17/-/-/-            |

Notations from the table are explained below:

(RA) = Contents of register RA

 $(RA)_{32:63}$  = Lower word of register RA

EA: Effective address

EXTS(x): Result of extending x on the left with sign bits

MEM(x, y): Contents of a sequence of y bytes of storage. The sequence starts with the byte at

address x+y-1 and ends with the byte at address x (Little-Endian byte ordering).

MEM(EA, 8): Access 8 bytes starting from EA

¬(RA): one's complement of the contents of register RA.

<sup>64</sup>0 : 64 zero bits (zero replicated 64 times).

| - or.

|| - concatenate. 480 || UI means bits of UI are concatenated with 48 zero bits.

A period (.) as the last character of an instruction mnemonic means that the instruction records status information in certain fields of the Condition Register as a side effect of execution.

XER<sub>so</sub>: System Register XER, bit number SO.

 $\leftarrow_{\text{iea}}$ : Assignment of an instruction effective address. In 32-bit mode the high-order 32 bits of the 64-bit target address are set to 0.

ROTL <sub>64</sub>(x, y): Result of rotating the 64-bit value x left y positions

MASK(x, y): Mask having 1s in positions x through y (wrapping if x > y) and 0s elsewhere CIA: Current Instruction Address, which is the 64-bit address of the instruction being described by a sequence of RTL. Used by relative branches to set the Next Instruction Address (NIA), and by Branch instructions with LK=1 to set the Link Register. Does not correspond to any architected register. The CIA is sometimes referred to as the Program Counter (PC).

NIA: Next Instruction Address, which is the 64-bit address of the next instruction to be executed. For a successful branch, the next instruction address is the branch target address: in RTL, this is indicated by assigning a value to NIA.

#### **EXTENDED MNEMONICS (PSEUDOINSTRUCTIONS)**

| Extended<br>Mnemonic                              | Pseudo<br>Instruction    | Translation                          | Comment                                   |
|---------------------------------------------------|--------------------------|--------------------------------------|-------------------------------------------|
| bclr                                              | bclr 0, 0, 0             | BH=0b00 means subroutine return      |                                           |
| beq                                               | bc 12, 10, label         | Branch on equal                      | Check CR7                                 |
| blr                                               | bclr LR                  | Branch unconditionally - bclr to LR  |                                           |
| bne                                               | bc 4, 2, target          | Branch on not equal                  | Check CR7                                 |
| Compare<br>Doubleword<br>and Set bits<br>(cmpd)   | cmpd Rx, Ry              | cmp 0,1,Rx,Ry                        | Compare and set bits                      |
| Compare Doubleword Immediate and Set bits (cmpdi) | cmpdi Rx,value           | cmpi 0,1,Rx,value                    |                                           |
| Load<br>Immediate (li)                            | li 9, 10                 | addi 9, 0, 10<br>addit Rx, 0, Value  | 0 as second register operand means ignore |
| Load<br>Immediate<br>Shifted (lis)                | lis 9, 10                | addis 9, 0, 10<br>addis Rx, 0, value | Place 10 in upper 16 bits of the word     |
| Load Address<br>(la)                              | la Rx, D(Ry)<br>la Rx, v | addi Rx,Ry,D<br>addi Rx,Rv,Dv        |                                           |
| Move<br>Register (mr)                             | mr 3, 6                  | or Rx, Ry, Ry                        | Move contents of Reg 6 into Reg 3         |

| mtlr                 | mtlr Rx      | mtspr 8, Rx                               |                                                                                              |
|----------------------|--------------|-------------------------------------------|----------------------------------------------------------------------------------------------|
| mflr                 | mflr Rx      | mfspr Rx,8                                |                                                                                              |
|                      | _            | rldicr Rx,Ry,n,63-n<br>rldicr 9, 9, 2, 61 |                                                                                              |
| Shift left immediate | slwi Ra,Rs,n |                                           | Shift the contents of register Rx left 8 bits, clearing the high-order 32 bits. slwi Rx,Rx,8 |
|                      |              | addi Rx, Ry, -value<br>addis Rx,Ry,-value |                                                                                              |
| Subtract             | sub Rx,Ry,Rz | subf Rx, Rz, Ry                           | Subtraction: Rx ← Ry - Rz                                                                    |
| Executed NOP         | xnop         | xori 0, 0, 0                              |                                                                                              |

## **MEMORY LAYOUT**

Each program can access 2<sup>64</sup> bytes of "effective address" (EA) space, subject to limitations imposed by the operating system. In a typical Power ISA system, each program's EA space is a subset of a larger "virtual address" (VA) space managed by the operating system. The stack looks like this:



### **ADDRESSING MODES**

| Instruction<br>Examples                                                 | Comment                                                                                                                                                                              |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| li 3, 6<br>addi 2, 3, 25<br>ori 3, 6,<br>0b0000000000000000000000000001 | Input operand is a part of the instruction                                                                                                                                           |
| add 3, 4, 5                                                             | All input and output operands are registers                                                                                                                                          |
|                                                                         | Instruction contains the address from which to load data. Used for global variable access, branching, and subroutine calls.                                                          |
|                                                                         | Calculates address based on PC. In short-range branches                                                                                                                              |
|                                                                         | To access array elements for global variables                                                                                                                                        |
|                                                                         | It has two parts: a memory address and an <i>index register</i> . The index register is added to the specified address, and the result is used as the address for the memory access. |
| lbz 3, 0(2)<br>lha 4, 1(31)<br>std 5, 32(23)<br>stb 6, 8(4)             | Register has the base address and the literal number has the offset.                                                                                                                 |
|                                                                         | Examples li 3, 6 addi 2, 3, 25 ori 3, 6, 0b00000000000000 01 add 3, 4, 5  lbz 3, 0(2) lha 4, 1(31) std 5, 32(23)                                                                     |